Low Power Methodology Manual For System-on-Chip Design

Afbeeldingen

Artikel vergelijken

  • Engels
  • Hardcover
  • 9780387718187
  • 31 juli 2007
  • 300 pagina's
Alle productspecificaties

Samenvatting

A practical guide for engineers doing low power System-on-Chip (SoC) designs. It covers various aspects of low power design from architectural issues and design techniques to circuit design of power gating switches.

"Tools alone aren't enough to reduce dynamic and leakage power in complex chip designs - a well-planned methodology is needed. Following in the footsteps of the successful Reuse Methodology Manual (RMM), authors from ARM and Synopsys have written this Low Power Methodology Manual (LPMM) to describe [such] [a] low-power methodology with a practical, step-by-step approach."

Richard Goering, Software Editor, EE Times

"Excellent compendium of low-power techniques and guidelines with balanced content spanning theory and practical implementation. The LPMM is a very welcome addition to the field of low power SoC implementation that has for many years operated in a largely ad-hoc fashion."

Sujeeth Joseph, Chief Architect - Semiconductor &
Systems Solutions Unit, Wipro Technologies

"The LPMM enables broader adoption of aggressive power management techniques based on extensive experience and silicon example with real data that every SOC designer can use tomeet the difficulties faced in managing the power issues in deep submicron designs"

Anil Mankar, Sr VP Worldwide Core Engineering
and Chief Development Officer, Conexant Systems Inc.

"Managing power, at 90nm and below, introduces significant challenges to design flow. The LPMM is a timely and immediately useful book that shows how combination of tools, IP and methodology can be used together to address power management."

Nick Salter, Head of Chip Integration, CSR plc.

ABOUT THE AUTHORS:

Michael Keating is a Synopsys Fellow in the company’s Advanced Technology Group, focusing on IP development methodology, hardware and software design quality and low power design.

David Flynn is an ARM R&D Fellow and has been with the company since 1991, specializing in low power System-on-Chip IP deployment and methodology.

Robert Aitken is an ARM R&D Fellow. His areas of responsibility includememory architecture, design for testability and design for manufacturability.

Alan Gibbons is a Principal Engineer at Synopsys, with a focus on development of advanced methodology and technology for ARM processor-based system design.

Kaijian Shi is a Principal Consultant in the Professional Services Group of Synopsys, specializing in low power design methodology and implementation.

Productspecificaties

Inhoud

Taal
en
Bindwijze
Hardcover
Oorspronkelijke releasedatum
31 juli 2007
Aantal pagina's
300
Illustraties
Nee

Betrokkenen

Hoofdauteur
David Flynn
Tweede Auteur
Rob Aitken
Co Auteur
Alan Gibbons

Overige kenmerken

Editie
1st ed. 2007. Corr. 2nd printing 2007
Extra groot lettertype
Nee
Product breedte
159 mm
Product hoogte
19 mm
Product lengte
235 mm
Studieboek
Ja
Verpakking breedte
159 mm
Verpakking hoogte
19 mm
Verpakking lengte
235 mm
Verpakkingsgewicht
644 g

EAN

EAN
9780387718187
Nog geen reviews

Kies gewenste uitvoering

Bindwijze : Hardcover

Prijsinformatie en bestellen

De prijs van dit product is 64 euro en 37 cent. De meest getoonde prijs is 198 euro en 99 cent. Je bespaart 68%. Dit is een tweedehands product.
Je bespaart 68%
Alleen tweedehands
Goed
1 - 2 weken
  • Bestellen en betalen via bol
  • Prijs inclusief verzendkosten, verstuurd door Bogamo 8 - Boeken outlet
  • 30 dagen bedenktijd en gratis retourneren

Lijst met gekozen artikelen om te vergelijken

Vergelijk artikelen